Genre: eLearning | MP4 | Video: h264, 1280x720 | Audio: AAC, 44.1 KHz
Language: English | Size: 3.25 GB | Duration: 9h 45m
In RAHDG 432 we'll Focus on designing different types of digital systems using VHDL language code then we simulate those in the ISE software and at the end we do the implementation.
What you'll learn
Basic Concepts of Digital Electronics
Sequential vs combinational
SR Latch
Flip Flops
PLD Family
FPGA Basics
VHDL Basics
FIFO
ISE Software
Generic
Synchronizing
Test Bench
ISE Simulation
BCD code to Excess-3
Demultiplexer
Hierarchical and External Naming
Description
Description
It includes Design and analysis of latches and flip-flops. Number of digital designs have been designed in VHDL language to make you understand them better.
This course describes the different types of design units in VHDL such as entity, architecture, configuration, package and package body. The design and analysis of synchronous state machines. State minimization and introduction to state assignment. Each topic will have many examples which goes over them briefly with different parts. By end of chapter 2 and 4 there will be a quiz for you to test your understanding of that specific chapter.
Core subject of this course is digital design flow. Topics include PLDs, Flip Flops, latches, Digital Design flow, encoder, signals. By end of the course, you should be able to design, simulate, implement, and troubleshoot our VHDL codes using appropriate techniques and test bench.
This course is mostly for acad level Eeering students in different universities around the world.
Since you would be having a life access to this course you would be able to revisit during your career as year passes to refresh your memory.
Instructor
The instructor of this course is Mehrad Nahouri. He has an Associates in Electrical Eeering concentration on digital field and is a lecturer at Rahsoft.
What is the target audience
This course is for students working in VHDL field.
Undergraduate students
Electrical Eeer
Computer Eeer
Graduate students taking VHDL course
Researchers in VHDL field
Course content
Introduction
Basic Concepts of Digital
Sequential vs combinational
SR Latch
Flip Flops
PLD Family
FPGA
VHDL
FIFO
ISE Software
Generic
Synchronizing
Test Bench
ISE Simulation
BCD code to Excess-3
Demultiplexer
Hierarchical and External Naming
Who this course is for:
Electrical Eeers
Computer Eeers
Electrical Eeering Students
Computer Eeering Students
Who this course is for:
Electrical Eeers
Electrical Eeering Students
Computer Eeers
Computer Eeering Students
DOWNLOAD
uploadgig.com
https://uploadgig.com/file/download/5e9aDFe2fed6d8c5/Designing_Digital_Sy.part1.rar
https://uploadgig.com/file/download/38D9ffef64278874/Designing_Digital_Sy.part2.rar
https://uploadgig.com/file/download/373c1Ab123443c64/Designing_Digital_Sy.part3.rar
https://uploadgig.com/file/download/7d67db0F54397a17/Designing_Digital_Sy.part4.rar
rapidgator.net
https://rapidgator.net/file/e859a2416f7f9241b31f5d5f3f061424/Designing_Digital_Sy.part1.rar.html
https://rapidgator.net/file/e7edfca724c343022c8ddb09d7813efa/Designing_Digital_Sy.part2.rar.html
https://rapidgator.net/file/4407a46a4c631121c44a5252841821bd/Designing_Digital_Sy.part3.rar.html
https://rapidgator.net/file/21ffc25166554532b14214994d178078/Designing_Digital_Sy.part4.rar.html
nitro.download